## **Design of Quaternary Logic gate**

# Using Double Pass-transistor Logic with neuron MOS Down Literal Circuit

### Soo Jin Park\*, Byoung Hee Yoon\*, Kwang Sub Yoon\*, Heung Soo Kim\*

\* Dept. of Electronics Engineering INHA Univ. Inchon, 402-751, Korea

#### Abstract

A multi-valued logic(MVL) pass gate is an important element to configure multi-valued logic. Multiple logical levels which are different from binary pass gates are required to be discriminated in MVL pass gates[1]. In this paper, we designed the Quaternary MIN(QMIN)/negated MIN(QNMIN) gate, the Quaternary MAX(QMAX)/negated MAX(QNMAX) gate using double pass-transistor logic(DPL) with neuron MOS(vMOS) threshold gate. And also we designed Quaternary Truncated Sum(QTS) and Quaternary Truncated Difference(QTD) gate using vMOS down literal circuit(DLC). DPL is improved the gate speed without increasing the input capacitance. It has a symmetrical arrangement and doubletransmission characteristics. The threshold gates are composed by vMOS DLC. The proposed gates get the valued to realize various multi threshold voltages. In this paper, these circuits are used 3V power supply voltage and parameter of 0.35um N-Well 2-poly 4-metal CMOS technology, and also represented HSPICE simulation results.

#### I. INTRODUCTION

There are two kinds of MVL has generally used one of them, voltage-mod MVL circuits have the advantage of low power consumption[1]. But since they require the multi-level ion implantation process technology to realize multi-threshold voltages in MOS transistors, complex fabrication and high cost are inevitable. In order to solve these problems, we try to use a general CMOS process to realize voltage-mode MVL circuits. A pass gate is a popular way to realize a MVL function. The algorithm for simplification of pass gate has already been developed. With the development of MVL theory, the need for MVL circuit design is increased[2].

A neuron-MOS( $\nu$ MOS) is a kind of novel transistor

device with multi-input gates. The  $\nu$ MOS is characterized by a variable threshold voltage achieved by controlling the voltages of the multi-input gates[3]. To design voltage-mod MVL circuits, we present a  $\nu$ MOS down literal circuit(DLC) in this paper.  $\nu$ MOS DLC is applied to MVL pass gate as the threshold gate, and the MVL pass gate can be fabricated with the common CMOS process[4].

Double pass-transistor logics(DPL)[5] gain their speed advantage over CMOS due to their high logic functionality. Also DPL has been developed to improve circuit performance at reduced supply voltage. A symmetrical arrangement and the double-transmission characteristics of the DPL gate compensate for the speed degradation due to the usage of both PMOS and NMOS pass transistors.

In this paper, we designed the quaternary logic gate using the DPL with  $\nu$ MOS threshold gate that has multithreshold voltage. The  $\nu$ MOS threshold gate is designed by using DLC. The quaternary logic gates include the quaternary MIN(QMIN)/negated MIN(QNMIN) and quaternary MAX(QMAX)/negated MAX(QNMAX). And also we designed the quaternary truncated sum(QTS) and quaternary truncated difference(QTD) gate using  $\nu$ MOS DLC.

These proposed gates are confirmed by HSPICE simulations with 0.35um 2-poly 4-metal CMOS technology and 3V power supply voltage.

The *v*MOS MVL circuits can be realized without the multi-level ion implantation process technology. The ease of fabrication will make MVL circuits more practically.

#### **II. MULTI VALUED LOGIC**

#### A. $\nu MOS$

The basic structure of the functional MOS transistor is



shown in Fig.1(a). The multi-input gates are capacitively coupled to the floating gate. The terminal voltages and various capacitive coupling coefficients are defined in Fig.1(b), where  $\Phi_F$  is the floating-gate potential, V<sub>1</sub>, V<sub>2</sub>,...,V<sub>n</sub> are the input signal voltages, C<sub>1</sub>, C<sub>2</sub>,...,C<sub>n</sub> the capacitive coupling coefficients between the floating gate and each of the input gates, C<sub>0</sub> is the capacitive coupling coefficient between the floating gate and the substrate, and Q<sub>1</sub>, Q<sub>2</sub>,...,Q<sub>n</sub> are the stored charges in each of the capacitors. A symbol representing the device is given in Fig. 1(c).



Fig. 1. (a)The basic structure of  $\nu$ MOS. (b)Relationship between terminal voltages and capacitance coupling coefficients. (c)The symbol representing the device.

#### B. DLC

A DLC is the fundamental element in MVL circuits. MVL logic functions are almost always developed from the down literal function, and most MVL circuits consist of DLC. The down literal function is by Eq.(1).

$$D_i(x) = \begin{pmatrix} R-1 & x \le i \\ 0 & x \ge i+1 \end{pmatrix}$$
(1)

Where,  $i \subseteq \{0, 1, \dots, R-2\}, x \subseteq \{0, 1, \dots, R-1\}$ .

The  $\nu$ MOS DLC consists of p-channel  $\nu$ MOS ( $\nu$ PMOS) and n-channel  $\nu$ MOS ( $\nu$ NMOS) as shown Fig.2.

The common input to  $\nu$ PMOS and  $\nu$ NMOS,  $V_{in}$  is taken as the input of the DLC, and  $V_{b1}$ ,  $V_{b2}$  are bias

voltages.  $V_{TC}$  shown in Eq.(2).



Fig.2. Circuit description of  $\nu$  MOS DLC

$$V_{TC} = V_{DD} - \frac{V_{b1} + V_{b2}}{2}$$
(2)

Here, the restriction of  $V_{b1}$ ,  $V_{b2}$  is derived from saturation condition of  $\nu$ MOS transistors in the circuit.  $V_{TC}$  of this circuit can be varied by controlling the values of the bias voltages( $V_{b1}$ ,  $V_{b2}$ ), and different down literal functions can be implemented.

#### C. Threshold gate

According to Eq.(2), the quaternary DLC can be designed. There are three kinds of down literal functions in the quaternary system.  $D_i(x)(i=0,1,2)$  can be attained by setting  $V_{b1}$  and  $V_{b2}$  to the values stated in Table 1.

Table 1. The transformation of  $V_{TC}$  about Bias voltage

| V <sub>DD</sub> =3.3V | V <sub>TC</sub> | V <sub>b1</sub> | V <sub>b2</sub> |
|-----------------------|-----------------|-----------------|-----------------|
| $V_{th}(0.5)$         | 0.5V            | 3V              | 2V              |
| $V_{th}(1.5)$         | 1.5V            | 2.2V            | 0.8V            |
| $V_{th}(1.5)$         | 2.5V            | 1V              | 0V              |

The symbols of the threshold gates are shown in Fig. 3 and also its transfer characteristic of the threshold gates.







Fig. 3. (a)V\_th=0.5 (b)V\_th=1.5 (c)V\_th=2.5 (d)Simulation result of transfer characteristic curve

The truth table of quaternary literals is listed in Table 2.

| X | X <sup>0</sup> | X <sup>1</sup> | X <sup>2</sup> | <b>X</b> <sup>3</sup> | X <sup>01</sup> | X <sup>02</sup> | X <sup>12</sup> | X <sup>13</sup> | X <sup>23</sup> | QTS | QTD |
|---|----------------|----------------|----------------|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----|
| 0 | 3              | 0              | 0              | 0                     | 3               | 3               | 0               | 0               | 0               | 1   | 0   |
| 1 | 0              | 3              | 0              | 0                     | 3               | 3               | 3               | 3               | 0               | 2   | 0   |
| 2 | 0              | 0              | 3              | 0                     | 0               | 3               | 3               | 3               | 3               | 3   | 1   |
| 3 | 0              | 0              | 0              | 3                     | 0               | 0               | 0               | 3               | 3               | 3   | 2   |

Table 2. The truth table of the quaternary literals

#### D. DPL

Suzuki et al.[5] proposed the DPL that overcomes all the problems of complementary pass-transistor logic(CPL), namely, when implementing CPL, particularly in reduced supply voltage designs, it is important to take into account the problems of noise margins and speed degradation.

DPL consists of both nMOS and pMOS pass transistors, in contrast to CPL. Therefore DPL gives improved circuit performance at reduced supply voltage.

The CPL consists only of nMOS transistors, resulting in low input capacitance and high-speed operation. However, the abovementioned problems are caused by the high output signal level being lower than the supply voltage Vcc by the nMOS threshold voltage Vth. The usual way to avoid this is to use CMOS pass-transistor logic. Full-swing operation is attained by simply adding pMOS transistor in parallel with the nMOS transistors. In the DPL, the inputs to the gates of the pMOS transistor are changed. This arrangement compensates for the speed degradation of CMOS pass-transistors. DPL are symmetrical whereby the load in any DPL is distributed equally among the inputs. This results a balanced input capacitance and reduces the dependence of the delay time on data. Also DPL has doubletransmission characteristics[6]. The truth tables in Fig.4 show how the pass transistors operate for the XOR function.

|            | CPL                                                                        | CMOS                    | DPL                     |  |
|------------|----------------------------------------------------------------------------|-------------------------|-------------------------|--|
| Circuit    | $A$ $B \rightarrow XOR$ $\overline{A}$ $B \rightarrow C$ $B \rightarrow C$ |                         |                         |  |
|            | A B XR Pass                                                                | A B XOR Pass            | A B XOR Pass            |  |
| Truth      | 0 0 0 B                                                                    | 0 0 0 B                 | 0 0 0 A                 |  |
| Table<br>& | 0 1 1                                                                      | 0 1 1                   | 0 1 1 <u>A</u>          |  |
| Operation  | 1 0 1<br>B                                                                 | 1 0 1 <u>B</u>          | 1 0 1 A                 |  |
|            | 1 1 0 <sup>B</sup>                                                         | 1 1 0 <sup>B</sup>      | 1 1 0 <u>A</u>          |  |
| Swing      | $0 \leftrightarrow (Vcc - Vth)$                                            | $0 \leftrightarrow Vcc$ | $0 \leftrightarrow Vcc$ |  |

Fig.4. Comparison of CPL, CMOS, and DPL passtransistor logics for XOR gates

In this table, the column labeled Pass shows which signals are passed and performs the XOR function. As a result, there are always two current paths driving the buffer stage.

#### **III. DESIGN OF QUATERNARY LOGIC GATES**

#### A. QMIN/QNMIN, QMAX/QNMAX

We proposed the QMIN/QNMIN circuit. The QMIN operation is shown as Eq.(3). The operator  $\bullet$  or  $\land$  is QMIN operation.

$$x_1 \bullet x_2 \bullet \dots \bullet x_n = QMIN(x_1, \dots, x_n)$$
  
$$x_1 \land x_2 \land \dots \land x_n = QMIN(x_1, \dots, x_n)$$
(3)

A QMIN function shown in Table 3 is represented to Eq.(4).

Table 3. QMIN function

| A<br>B | 0 | 1 | 2 | 3 |
|--------|---|---|---|---|
| 0      | 0 | 0 | 0 | 0 |
| 1      | 0 | 1 | 1 | 1 |
| 2      | 0 | 1 | 2 | 2 |
| 3      | 0 | 1 | 2 | 3 |

According to Eq.(4), (5) QMIN and QNMIN can be



easily configured using DPL with vMOS threshold gate.

$$Y = 0 < B^{0} > +A < A^{01}, B^{13} > + B < A^{23}, B^{02} > +A < B^{3} >$$
(4)

$$Y = 3 < B^{0} > +A < A^{01}, B^{13} > + \overline{B} < A^{23}, B^{02} > +\overline{A} < B^{3} >$$
(5)

Where Fig.5(b), two input, A and B, are connected in the gate of pass transistor. MOS are turned on or turned off by the input value. Therefore, the output value is generated by QMIN/QNMIN operation.



Fig. 5. (a)Symbol of the QMIN/QNMIN. (b)A circuit of the QMIN/QNMIN.

For example, when input A is 2 and B is 3, M3, M9 are turned off and M5, M11 are turned on by input A, and M4, M10, M6, M12 turned off and M1, M7, M2, M8 turned on by input B, therefore, the output is "Q=2,  $\overline{Q}=1$ "

Similarly, QMAX/QNMAX operation is shown as Eq.(7). The operator  $\lor$  or  $\oplus$  is QMAX operation.

$$x_1 \lor x_2 \lor \cdots \lor x_n = QMAX(x_1, \cdots, x_n)$$
  

$$x_1 \oplus x_2 \oplus \cdots \oplus x_n = QMAX(x_1, \cdots, x_n)$$
(6)

A QMAX function shown in Table 4 is represented to Eq.(7).

Table 4. QMAX function

| A<br>B | 0 | 1 | 2 | 3 |
|--------|---|---|---|---|
| 0      | 0 | 1 | 2 | 3 |
| 1      | 1 | 1 | 2 | 3 |
| 2      | 2 | 2 | 2 | 3 |
| 3      | 3 | 3 | 3 | 3 |

According to Eq.(7), (8) QMAX and QNMAX can be easily configured using DPL with  $\nu$ MOS threshold gate.

$$Y = 3 < B^{3} > +A < A^{23}, B^{02} >$$

$$+B < A^{01}, B^{13} > +A < B^{0} >$$

$$Y = 0 < B^{3} > +\overline{A} < A^{23}, B^{02} >$$
(7)

$$= 0 < B^{3} > +A < A^{23}, B^{02} > + \overline{B} < A^{01}, B^{13} > + \overline{A} < B^{0} >$$
(8)

In Fig.6(b), the operation of QMAX/QNMAX same as the operation of the QMIN/QNMIN.



Fig. 6. (a)Symbol of the QMAX/QNMAX. (b)A circuit of the QMAX/QNMAX

#### **B. QTS and QTD**

We proposed the QTS and QTD circuit. The QTS operation is shown as Eq.(9). The QTS operator, denoted by the symbol  $\blacksquare$ , is defined as

$$a \boxplus b = MIN(a + b, 3) \tag{9}$$

(Where a + b denotes the conventional algebraic addition).

Subcases is the QTS by one, shift up, defined as



$$a \boxplus 1 = MIN(a + 1, 3)$$

A QTS function shown in Table 5 is represented to Eq.(9).

Table 5. The truth table of QTS

| I N | <b>O</b> U T |
|-----|--------------|
| 0   | 1            |
| 1   | 2            |
| 2   | 3            |
| 3   | 3            |

\_

According to Eq.(9), QTS circuit can designed like Fig.7(a) and can shown the symbol in Fig.7(b).



Fig.7. (a)Circuit of the QTS (b)Symbol of the QTS

The QTD operation is shown as Eq.(10). The QTD operator, denoted by the symbol  $\boxminus$ , is defined as

$$a \ \Box \ b = MAX(a \ - \ b, \ 0) \tag{10}$$

(Where a + b denotes the conventional algebraic addition).

Subcases is the QTD by one, shift up, defined as

$$a \boxminus 1 = MAX(a - 1, 0)$$

A QTD function shown in Table 6 is represented to Eq.(10).

Table 6. The truth table of QTD

| I N | ΟυΤ |
|-----|-----|
| 0   | 0   |
| 1   | 0   |
| 2   | 1   |
| 3   | 2   |

According to Eq.(10), QTD circuit can designed like Fig.8(a) and can shown the symbol in Fig.8(b).



Fig.8. (a)Circuit of the QTD (b)Symbol of the QTD

#### **IV. SIMULATION RESULTS**

The HSPICE simulation of QMIN/QNMIN and QMAX/QNMAX are shown in Fig. 9(b) and 9(c), respectively.









The power dissipation, QMIN/QNMIN and QMAX/ QNMAX have 4.898uW. Each component is designed at the sampling speed of 0.25MHz.

And the HSPICE simulation of QTS and QTD are shown in Fig. 10(b) and 10(c), respectively.





Fig.10. (a)Input of QTS and QTD (b)Simulation results of the QTS (c)Simulation results of the QTD

#### V. CONCLUSION

In this paper, we designed the quaternary logic gates such as QMIN/QNMIN and QMAX/QNMAX using DPL with *v*MOS threshold gate and DPL. And also we designed the QTS and QTD using DLC. The circuit verification of these logic circuits are verified by HSPICE simulation with CMOS 0.35um device parameter. Furthermore, we expect the implementation of quaternary full adder using the proposed the quaternary gates. Also we expect the quaternary ALU and past SRAM using *v*MOS.

#### References

- Jing Shen, "Multi-valued logic pass gate network using neuron-MOS transistors," IEEE, pp. 180-185, May 1999.
- [2] S. L. Hurst, "Multivalued logic-Its status and its future," IEEE Trnas. Comput., vol. C-33, pp. 1160-1179, 1984.
- [3] T. Shibata, "Neuron MOS binary-logic integrated circuits-part I: Design fundamentals and softhardware-logic circuit implementation." IEEE Trans Electron device, vol.40, no.3, pp.570-576, Mar.1993.
- [4] Jing Shen, "Down literal circuit with neuron MOS transistor and its applications," Proc. 29th ISMVL, pp 180-185, May 1999.
- [5] Makato Suzuki et al., "A 1.5ns 32-b CMOS ALU in Double Pass-Transistor Logic," IEEE Journal of Solid State Circuits, Vol. 28., No. 11, Nov 1993.
- [6] Rajesh S. Parthasarathy, "Double pass-transistor logic for high performance wave pipeline circuits," VLSI Design, Proc, 1998 Eleventh International conference on, 4-7, pp 495-500, Jan 1998.
- [7] Tadashi Shibata, "A functional MOS transistor featuring gate-level weighted sum and threshold operations," IEEE Trans Electron device, vol.39, no.6, June.1992.
- [8] C. Smith, "The prospects for multivalued logic: A technology and applications view," IEEE Trans. Comput., vol. C-26, no.9, pp.619-634, Sept. 1981.
- [9] O. Ishizuka, "Synthesis of a pass transistor network applied to multi valued logic," *Proc. 16th ISMVL*, pp. 51-57. May 1986

Proceedings of the 34th International Symposium on Multiple-Valued Logic (ISMVL'04) 0195-623X/04 \$20.00 © 2004 IEEE

